## **Logic Design**

Lab 1: Kevin Number Detector

## I. Design Process

In this assignment, I am asked to construct a 4-bit Kevin number detector and describe it in different ways that we have learned before, which are the gate level, dataflow, and behavior descriptions. The 'Kevin' numbers are described as 1, 5, 6, 7, 9, 10, 12, 14 by the TA.

To be able to construct the Kevin number detector, I need to know about what the algebraic expression looks like first. To find out about that, I need to create a truth table, and then create the corresponding K-map out of it.

## Truth Table:

| Α | В | С | D | Value | Output |
|---|---|---|---|-------|--------|
| 0 | 0 | 0 | 0 | 0     | 0      |
| 0 | 0 | 0 | 1 | 1     | 0      |
| 0 | 0 | 1 | 0 | 2     | 0      |
| 0 | 0 | 1 | 1 | 3     | 0      |
| 0 | 1 | 0 | 0 | 4     | 0      |
| 0 | 1 | 0 | 1 | 5     | 1      |
| 0 | 1 | 1 | 0 | 6     | 1      |
| 0 | 1 | 1 | 1 | 7     | 1      |
| 1 | 0 | 0 | 0 | 8     | 0      |
| 1 | 0 | 0 | 1 | 9     | 1      |
| 1 | 0 | 1 | 0 | 10    | 1      |
| 1 | 0 | 1 | 1 | 11    | 0      |
| 1 | 1 | 0 | 0 | 12    | 1      |
| 1 | 1 | 0 | 1 | 13    | 0      |
| 1 | 1 | 1 | 0 | 14    | 1      |
| 1 | 1 | 1 | 1 | 15    | 0      |

After creating this truth table, I can make the corresponding K-map for it.

# K-map:

| CD<br>AB | 00 | 01 | 11 | 10 |
|----------|----|----|----|----|
| 00       | 0  | 1  | 0  | 0  |
| 01       | 0  | 1  | 1  | 1  |
| 11       | 1  | 0  | 0  | 1  |
| 10       | 0  | 1  | 0  | 1  |

From the K-map above, we can obtain this algebraic expression:

and from that expression, we can create this circuit diagram:





After all of the steps above, I wrote the Verilog program for the Kevin number detector using a text editor called Notepad++.

### 1. Gate Level Description

```
module kevin G(in, out);
    input [3:0]in;
    output out;
    wire notA, notB, notC, notD;
    wire and1, and2, and3, and4, and5;
    not not 1(notA, in[3]);
    not not 2(notB, in[2]);
    not not 3(notC, in[1]);
    not not 4(notD, in[0]);
    and and 1(and1, notB, notC, in[0]);
    and and 2(and2, in[3], in[2], notD);
    and and 3(and3, notA, in[2], in[0]);
    and and 4(and4, notA, in[2], in[1]);
    and and 5(and5, in[3], in[1], notD);
    or or 1 (out, and1, and2, and3, and4, and5);
endmodule
```

#### 2. Dataflow Description

## 3. Behavior Description

```
module kevin_B(in, out);
    input [3:0]in;
    output out;

reg out;

always@(*)begin
    out=1'b0;
    case(in)
        1,5,6,7,9,10,12,14:begin
        out=1'b1;
    end
    endcase
end
endmodule
```

After creating those 3 modules, I created a testbench which is used to test my Kevin number detector and see if it works or not.

```
module kevin_tb;
                         parameter delay=5;
                         wire out_G,out_D,out_B;
                           reg [3:0]in;
                           kevin G hvg
                                                 .in(in),
                                                .out(out_G)
                           kevin_D hvd
                                                 .in(in),
                                                 .out(out_D)
                           kevin_B hvb
                                               .out(out_B)
                           initial begin
                                                in=0;
                                                for (i=0;i<16;i=i+1)begin
                                                                   #delay #d
                                                                                          begin
                                                                                                           $display("You got wrong answer!!");
                                                                                                              $finish;
                                                                                           end
                                                 end
                                                 $display("Congratulations!!");
                                                 $finish;
     endmodule
```

After I finish creating my modules and testbench, I checked if my code works or not through a program called MobaXterm. We went through some steps to before we can start simulating our code, such as logging in, connecting to a server, uploading our files, etc. We then use the command "neverilog kevin tb.v kevin.v" to simulate our code, and see how it executes.

If the program stops midway, and the message "You got wrong answer!!" is printed, it means that your program is not successful at detecting the Kevin numbers, so there is something wrong within your code. On the other hand, if a message saying "Congratulations!!" is printed, it means that you have successfully created a Kevin number detector.

This is what the program looks like after I tried to simulate my modules with the testbench:

```
time=
        5, in=0000, out G=0, out D=0, out B=0
time=
       10, in=0001, out G=1, out D=1, out B=1
       15, in=0010, out G=0, out D=0, out B=0
time=
time=
       20, in=0011, out G=0, out D=0, out B=0
time=
       25, in=0100, out G=0, out D=0, out B=0
time=
       30, in=0101, out G=1, out D=1, out B=1
time=
       35, in=0110, out G=1, out D=1, out B=1
time=
       40, in=0111, out G=1, out D=1, out B=1
time=
       45, in=1000, out G=0, out D=0, out B=0
       50, in=1001, out G=1, out D=1, out B=1
time=
       55, in=1010, out G=1, out D=1, out B=1
time=
time=
       60, in=1011, out G=0, out D=0, out B=0
time=
       65, in=1100, out G=1, out D=1, out B=1
time=
       70, in=1101, out G=0, out D=0, out B=0
       75, in=1110, out G=1, out D=1, out B=1
time=
       80, in=1111, out G=0, out D=0, out B=0
time=
Congratulations!!
```

### II. Problems Faced

There are several problems that I faced during the process of doing this project.

The biggest problem that I've faced is about understanding how to write in Verilog. Because Verilog is a new programming language for me, and it is not similar to the programming languages that I've learned before, I need to do some research about it first.

For example, at first, I didn't know about the concept of vectors in Verilog. But after doing some research on the internet and watching some tutorial videos on YouTube, I understand it now.

I'm also not accustomed to the data types in Verilog, but again, after doing some research on the internet and watching some tutorial videos on YouTube, I understand it better now.

#### III. Questions for TAs

Between the Gate level description, Dataflow description, and the Behavior description, which one is the most efficient and fastest module to use?